
7 Analog Modules Synchronization
258 System Reference, January 2001
The following timing chart is for when the value of TRGL is
set to the trigger line length.
Figure 122 Trigger Signal Edge Placement when TRGL Is Set to Trigger Line
Length m
Trigger signal
@digital pin
Measurement start
@analog module pogo pin
Analog signal
@analog module pogo pin
Signal line
length
Analog signal
@DUT pin
Trigger line
length
Trigger-to-signal
delay
Trigger edge setting
Move backward by
trigger line length
Move backward by
trigger-to-signal delay
Move forward by
signal line length
Beginning of
Tester Period
Tester Period
Tester Period
TRGL = trigger line length
SIGL = signal line length
Comentarios a estos manuales